GTS AXI Multichannel DMA IP for PCI Express* User Guide

ID 847470
Date 8/25/2025
Public
Document Table of Contents

1.1.3. IP High-level Block Diagram

Figure 1. GTS AXI MCDMA IP High-level Block Diagram
Note: (*) Available in Endpoint Mode only.
Note: (**) Available in Root Port Mode only.

For more information on each of the modules, refer to Appendix A: Functional Description.