1. Introduction
2. External Memory Interface
3. I/O Lane Number and I/O Pin Index Mapping
4. Package Height Difference
5. AGI 022/027 to AGM 032/039 Migration
6. AGM 032/039 (HPS) to AGM 032/039 (Non-HPS) Migration
7. Document Revision History for Device Migration Guidelines for Agilex™ 7 R31B Package
2.4.1.1. I/O Subsystem
The Agilex™ 7 devices I/O subsystems have 96 pins per I/O bank and is called I/O subsystem 96. The Agilex™ 7 M-series devices include enhanced 96-pin I/O subsystem from Agilex™ 7 I-series to support higher data rate.
- Agilex™ 7 M-series has fixed data byte locations
- Avalon® Streaming Interface x16 is not supported because of the fixed data byte architecture
- AC lanes have changed relative to Agilex™ 7 I-series
- For migration packages, Agilex™ 7 M-series have no change in ball name or location
- For migration, alert_n requires an external pull-up resistor to VDD of 1 kΩ.
- Agilex™ 7 M-series supports a maximum of 2 ranks