DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs
ID
823560
Date
12/20/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. DisplayPort Intel® FPGA IP Design Example Quick Start Guide
2. DisplayPort Intel® FPGA IP Design Examples
3. Design Example: DisplayPort SST Parallel Loopback without PCR
4. Design Example: DisplayPort SST Parallel Loopback with AXIS Video Interface
5. Design Example: DisplayPort SST TX-Only Design
6. Design Example: DisplayPort SST RX-Only Design
7. Document Revision History for the DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs
1.5.1. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connector with No FMC Mode
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connecter with Bitec Rev 8 Daughter Card
1. DisplayPort Intel® FPGA IP Design Example Quick Start Guide
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.3 |
IP Version 24.1.0 |
The DisplayPort Intel® FPGA IP design example includes a preliminary simulation testbench and a hardware design that supports compilation and hardware testing.
The DisplayPort Intel® FPGA IP offers the following design examples:
- DisplayPort SST Parallel Loopback without a Pixel Clock Recovery (PCR) module
- DisplayPort SST Parallel Loopback with AXIS Video Interface
- DisplayPort SST RX-Only
- DisplayPort SST TX-Only
When you generate a design example, the parameter editor automatically creates the files necessary to simulate, compile, and test the design in hardware.
Note: A design example is disabled if the selected IP options are incompatible with it. For example, If the DisplayPort source is enabled, then the RX-only design becomes unavailable. Refer to the Table 2 table for the required IP settings.
Figure 1. Development Stages