DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs
ID
823560
Date
12/20/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. DisplayPort Intel® FPGA IP Design Example Quick Start Guide
2. DisplayPort Intel® FPGA IP Design Examples
3. Design Example: DisplayPort SST Parallel Loopback without PCR
4. Design Example: DisplayPort SST Parallel Loopback with AXIS Video Interface
5. Design Example: DisplayPort SST TX-Only Design
6. Design Example: DisplayPort SST RX-Only Design
7. Document Revision History for the DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs
1.5.1. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connector with No FMC Mode
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular DevKit Connecter with Bitec Rev 8 Daughter Card
5.1. Features
The design example includes the following features:
- Supports RBR, HBR1, HBR2, HBR3, UHBR10, and UHBR13.5 Link Rates
- Supports DisplayPort version 1.4 and 2.1
- Supports 1,2 and 4 lanes
- Supports System PLL or PMA Direct Transceiver modes
- Provides a fixed 1080p output colour bar image
- Instantiates source only capabilities
- Instantiates NIOS-V Processor for link management