DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs

ID 823560
Date 12/20/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.2. Functional Description

The following figure shows the design example configured with Duplex PHY. A dual simplex version also can be generated, if needed.
Figure 9.  Agilex™ 5 DisplayPort SST Parallel Loopback Without Pixel Clock Recovery
  • When operating in either Duplex or Dual Simplex modes, only the PHY instance alters its structure. The features and functionality of the designs remain unchanged.
  • In this variant, the DisplayPort source’s parameter, TX_SUPPORT_IM_ENABLE, is turned on and the video image interface is used.
  • The DisplayPort sink receives video and or audio streaming from external video source such as GPU and decodes it into parallel video interface.
  • The DisplayPort sink video output directly drives the DisplayPort source video interface and encodes to the DisplayPort main link before transmitting to the monitor.