DisplayPort Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs

ID 823560
Date 12/20/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.2. Functional Description

Figure 22.  Agilex™ 5 DisplayPort SST Parallel Loopback with AXIS Video Interface
  • In this variant, the DisplayPort source and sink parameter, select AXIS-VVP FULL in ENABLE ACTIVE VIDEO DATA PROTOCOLS to enable AXI-Stream Video Data Interface.
  • The DisplayPort sink receives video and or audio streaming from external video source such as GPU and decodes it into parallel video interface.
  • The DisplayPort Sink converts video data stream into AXI-Stream video data and drives the DisplayPort source AXI-Stream video data interface through VVP Video Frame Buffer. The DisplayPort Source then converts AXI-Stream video data into DisplayPort main link before transmitting it to the monitor.
Note:
  • Due to restrictions of the Modular Kit board, the FPGA clock routes are not sufficient to support both the EMIF and SystemPLL transceiver modes simultaneously. This limitation does not apply to the Premium Devkit.
  • When targeting the Modular Kit, select either the SystemPLL or EMIF option in the design example GUI. The GUI displays a message if you attempt to generate a design example for the Modular Kit with both SystemPLL and EMIF enabled.