GTS DisplayPort FPGA IP Design Example User Guide

ID 823560
Date 12/09/2025
Public
Document Table of Contents

1.2. Hardware and Software Requirements

The DisplayPort IP design example for Agilex™ 3 or Agilex™ 5 devices requires the following hardware and software.

Hardware

  • Agilex™ 3 FPGA and SoC C-Series Development Kit (or)
  • Agilex™ 5 E-Series 065B Premium Development Kit (or)
  • Agilex™ 5 E-Series 065B Modular Development Kit
  • DisplayPort Source GPU
  • DisplayPort Sink (Monitor)
  • Bitec DisplayPort FMC daughter card Revision 8 or Parretto ( Agilex™ 5 only)
  • DisplayPort cables

Software

The Nios® V Command-Line Tool chain comes with the Quartus® Prime Pro Edition as part of the installation.

The Ashling RiscFree* IDE for Altera® FPGAs is the integrated development environment for creating embedded applications on an Arm* -based hard processor system and Nios® V soft processors.