1. DisplayPort IP Design Example Quick Start Guide
2. DisplayPort IP Design Examples
3. DisplayPort SST Parallel Loopback without PCR Design Example
4. DisplayPort SST Parallel Loopback with AXI4-S Video Interface Design Example
5. DisplayPort SST TX-Only Design Example
6. DisplayPort SST RX-Only Design Example
7. Document Revision History for the GTS DisplayPort FPGA IP Design Example User Guide
1.5.1. Compiling and Testing the Design Using Agilex™ 3 FPGA and SoC C-Series Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connector with No FMC Mode
1.5.4. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connector with Bitec Rev 8 Daughter Card
1.2. Hardware and Software Requirements
The DisplayPort IP design example for Agilex™ 3 or Agilex™ 5 devices requires the following hardware and software.
Hardware
- Agilex™ 3 FPGA and SoC C-Series Development Kit (or)
- Agilex™ 5 E-Series 065B Premium Development Kit (or)
- Agilex™ 5 E-Series 065B Modular Development Kit
- DisplayPort Source GPU
- DisplayPort Sink (Monitor)
- Bitec DisplayPort FMC daughter card Revision 8 or Parretto ( Agilex™ 5 only)
- DisplayPort cables
Software
The Nios® V Command-Line Tool chain comes with the Quartus® Prime Pro Edition as part of the installation.
The Ashling RiscFree* IDE for Altera® FPGAs is the integrated development environment for creating embedded applications on an Arm* -based hard processor system and Nios® V soft processors.