GTS DisplayPort FPGA IP Design Example User Guide

ID 823560
Date 12/09/2025
Public
Document Table of Contents

5.1. DisplayPort SST TX-Only Features

The design example includes the following features:
  • Supports RBR, HBR, HBR2, HBR3, UHBR10, and UHBR13.5 Link Rates
  • Supports DisplayPort version 1.4 and 2.1
  • Supports 1,2 and 4 lanes ( Agilex™ 3 devices are only able to generate design example with the maximum of 2 lanes)
  • Supports System PLL or PMA Transceiver modes
  • Provides a fixed 1080p60 output color bar image
  • Instantiates source only capabilities
  • Instantiates a Nios V processor for link management