Test Engine FPGA IP User Guide: Agilex™ 5 and Agilex™ 7 FPGAs

ID 817758
Date 7/08/2024
Public
Document Table of Contents

4.2. I/O PLL Interface Signals

The I/O PLL port is available only when the Test Engine IP is generated along with the Memory Subsystem design example.
Table 13.  I/O PLL Signals
Port Name Width Direction Description
iopll_refclk 1 Input Reference Clock for the I/O PLL. This is available only in the Memory Subsystem design example.