GTS AXI Streaming Intel® FPGA IP for PCI Express* Design Example User Guide
ID
817713
Date
5/09/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1.2.2.5. Width Adapter
Width Adapter converts the Avalon® streaming interface signals from 256 bits @ 350 MHz to 512 bits @ 175 MHz. This adaptation is to maintain data bandwidth to reuse the existing Bursting Avalon® Master architecture and to interface between the two clock domains.
Features like TX and RX Credit Interface, Error Interface, FLR Interface, CII Interface, and Interrupt Interface are not used in the design example.