GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs
ID
817660
Date
4/07/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Reconfigurable PHY
3.5. Signal and Port Reference
3.6. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.7. Clocking
3.8. Custom Cadence Generation Ports and Logic
3.9. Asserting Reset
3.10. Bonding Implementation
3.11. Configuration Register
3.12. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.13. Configurable Quartus® Prime Software Settings
3.14. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Mode and Common Datapath Options
3.3.3. Reconfigurable PHY Settings
3.3.4. TX Datapath Options
3.3.5. RX Datapath Options
3.3.6. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.7. FEC Options
3.3.8. PCS Options
3.3.9. Avalon® Memory-Mapped Interface Options
3.3.10. Register Map IP-XACT Support
3.3.11. Analog Parameter Options
3.5.1. TX and RX Parallel and Serial Interface Signals
3.5.2. TX and RX Reference Clock and Clock Output Interface Signals
3.5.3. Reset Signals
3.5.4. FEC Signals
3.5.5. Custom Cadence Control and Status Signals
3.5.6. RX PMA Status Signals
3.5.7. TX and RX PMA and Core Interface FIFO Signals
3.5.8. Avalon Memory-Mapped Interface Signals
3.9.1. Reset Signal Requirements
3.9.2. Power On Reset Requirements
3.9.3. Reset Signals—Block Level
3.9.4. Run-time Reset Sequence—TX
3.9.5. Run-time Reset Sequence—RX
3.9.6. Run-time Reset Sequence—TX + RX
3.9.7. RX Data Loss/CDR Lock Loss (Auto-Recovery)
3.9.8. TX PLL Lock Loss
3.9.9. TX PLL Lock Loss Auto-Recovery (Soft CSR Enabled)
5.1. IP Requirements
5.2. IP Parameters
5.3. IP Port List
5.4. GTS Reset Sequencer Intel FPGA IP General Interface
5.5. GTS Reset Sequencer Intel FPGA IP Design Flow
5.6. GTS Reset Sequencer Intel FPGA IP Use Cases
5.7. Connecting the Reference Clock Buffer Status to the GTS Reset Sequencer Intel® FPGA IP
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.7. GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design
6.8. Generating the GTS PMA/FEC Direct PHY Intel® FPGA IP Reconfigurable Example Design
6.9. GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design Functional Description
6.10. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design Testbench
6.11. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design
6.12. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design
3.7.5.1. Reference Clock Buffer Register Information
The reference clock buffer register is located at address 0x0A6038[31:0].
Initial Reference Clock Status Bits
The read-only bits[7:0] at address 0x0A6038 contain the initial reference clock enable status. These bits indicate the initial buffer settings in the bitstream. The bits are updated only once after the bitstream loads. The bit values indicate the following:
- 1: Indicates that the buffer is used and activated.
- 0: Indicates that the buffer is unused and deactivated.
- Bit[0]: Local reference clock buffer bank 0
- Bit[1]: Regional reference clock buffer bank 0
- Bit[2]: Local reference clock buffer bank 1
- Bit[3]: Regional reference clock buffer bank 1
- Bit[4]: Local reference clock buffer bank 2
- Bit[5]: Regional reference clock buffer bank 2
- Bit[6]: Local reference clock buffer bank 3
- Bit[7]: Regional reference clock buffer bank 3
- Local reference clock in bank 0
- Regional reference clock in bank 1
Live Reference Clock Buffer Status Bits
The read-only bits[15:8] at address 0x0A6038 provide the live reference clock buffer status. These bits indicate the current status of the buffer, and whether it has been turned off. The bit values indicate the following:
- 1: Indicates that the buffer has been turned off by the protection circuitry.
- 0: Indicates that the buffer is still on. This setting is only valid if the respective reference clock buffers are initially enabled in the design, as indicated in status bits [7:0].
- Bit[8]: Local reference clock buffer bank 0
- Bit[9]: Regional reference clock buffer bank 0
- Bit[10]: Local reference clock buffer bank 1
- Bit[11]: Regional reference clock buffer bank 1
- Bit[12]: Local reference clock buffer bank 2
- Bit[13]: Regional reference clock buffer bank 2
- Bit[14]: Local reference clock buffer bank 3
- Bit[15]: Regional reference clock buffer bank 3
- Regional reference clock from bank 1 is turned off
Re-enabling Reference Clock Buffer Request Bits
The read-write bits[23:16] are used to request re-enabling the reference clock buffers. You can set these bits once the input reference clock is running and stable again. These are self clearing bits which are cleared once the request is accepted. The bit values indicate the following:
- 1: Used to send a request to re-enable the clock buffer.
- 0: Self-cleared once the request is accepted.
- Bit[16]: Re-enable Local reference clock buffer bank 0
- Bit[17]: Re-enable Regional reference clock buffer bank 0
- Bit[18]: Re-enable Local reference clock buffer bank 1
- Bit[19]: Re-enable Regional reference clock buffer bank 1
- Bit[20]: Re-enable Local reference clock buffer bank 2
- Bit[21]: Re-enable Regional reference clock buffer bank 2
- Bit[22]: Re-enable Local reference clock buffer bank 3
- Bit[23]: Re-enable Regional reference clock buffer bank 3
The bits[15:0] at address 0x0A6038 are read-only, and must never be written to. Overwriting these bits may cause unexpected behavior. You must only perform write operations to bits[23:16]. In addition, you must only use byte access to write to this register, to avoid overwriting the read-only bits and must not use a 32 bit read-modify-write access for this register.