GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs
ID
817660
Date
4/07/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide: Agilex™ 5 FPGAs and SoCs
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Reconfigurable PHY
3.5. Signal and Port Reference
3.6. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.7. Clocking
3.8. Custom Cadence Generation Ports and Logic
3.9. Asserting Reset
3.10. Bonding Implementation
3.11. Configuration Register
3.12. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.13. Configurable Quartus® Prime Software Settings
3.14. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Mode and Common Datapath Options
3.3.3. Reconfigurable PHY Settings
3.3.4. TX Datapath Options
3.3.5. RX Datapath Options
3.3.6. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.7. FEC Options
3.3.8. PCS Options
3.3.9. Avalon® Memory-Mapped Interface Options
3.3.10. Register Map IP-XACT Support
3.3.11. Analog Parameter Options
3.5.1. TX and RX Parallel and Serial Interface Signals
3.5.2. TX and RX Reference Clock and Clock Output Interface Signals
3.5.3. Reset Signals
3.5.4. FEC Signals
3.5.5. Custom Cadence Control and Status Signals
3.5.6. RX PMA Status Signals
3.5.7. TX and RX PMA and Core Interface FIFO Signals
3.5.8. Avalon Memory-Mapped Interface Signals
3.9.1. Reset Signal Requirements
3.9.2. Power On Reset Requirements
3.9.3. Reset Signals—Block Level
3.9.4. Run-time Reset Sequence—TX
3.9.5. Run-time Reset Sequence—RX
3.9.6. Run-time Reset Sequence—TX + RX
3.9.7. RX Data Loss/CDR Lock Loss (Auto-Recovery)
3.9.8. TX PLL Lock Loss
3.9.9. TX PLL Lock Loss Auto-Recovery (Soft CSR Enabled)
5.1. IP Requirements
5.2. IP Parameters
5.3. IP Port List
5.4. GTS Reset Sequencer Intel FPGA IP General Interface
5.5. GTS Reset Sequencer Intel FPGA IP Design Flow
5.6. GTS Reset Sequencer Intel FPGA IP Use Cases
5.7. Connecting the Reference Clock Buffer Status to the GTS Reset Sequencer Intel® FPGA IP
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.7. GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design
6.8. Generating the GTS PMA/FEC Direct PHY Intel® FPGA IP Reconfigurable Example Design
6.9. GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design Functional Description
6.10. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design Testbench
6.11. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design
6.12. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Reconfigurable PHY Example Design
3.7.5.2. Re-enabling the Reference Clock Buffers
Re-enabling the clock buffers is done through the Avalon® memory-mapped interface that you use to access the GTS PMA registers. You must select an IP to use the Avalon® memory-mapped interface. If there are multiple IPs in your design, only one IP (non- PCIe* ) needs to be selected. The reference clock buffer register contains status and request bits of all the GTS transceiver banks on the same side of the device and so you can use any IP (non- PCIe* ), regardless of which bank it uses.
All the required read and write operations are performed through the selected IP’s Avalon® memory-mapped interface.
The steps to re-enable the clock buffers are as follows:
- There are 2 ways to determine if a reference clock buffer has been turned off.
- Poll the status register at address (0xA6038[15:8]) that provides the live reference clock buffer status. A 1 in any of these bits indicates a particular reference clock buffer is turned off.
- The minimum polling interval for this register is 200 μs for every enabled reference clock buffer on the same side of the device. For example, if all eight reference clocks are used, then the minimum polling interval is 1.6 ms (8 x 200 μs).
- Alternatively, there is an output signal from the GTS Reset Sequencer Intel® FPGA IP called o_shoreline_refclk_fail_stat, which is an interrupt that is asserted when any reference clock buffer has been turned off. Refer to Connecting the Reference Clock Buffer Status to the GTS Reset Sequencer Intel® FPGA IP for more details about connecting this signal.
Note: This interrupt signal is only available for the production devices. ES devices must use the register polling method.
- Poll the status register at address (0xA6038[15:8]) that provides the live reference clock buffer status. A 1 in any of these bits indicates a particular reference clock buffer is turned off.
- Once you detect that a reference clock buffer is turned off, you must reset the affected lanes (for example, if both TX and RX share the same reference clock, then both must be reset).
- You must then bring the reference clock back up.
- To re-enable the clock buffer you must write to the corresponding bit of register 0xA6038[23:16]. Use a byte access to perform this write operation.
- Check the acknowledgment in status register 0xA6038[15:8] to confirm that clock buffer has turned on. Poll every 100 us until the bit corresponding bit is cleared. A 0 in the register bit indicates that the buffer has been turned back on.
- Release the lane resets.
- Repeat all the steps from step 1 if the input reference clock goes down again.