MIPI D-PHY IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs

ID 817561
Date 6/30/2025
Public
Document Table of Contents

1.5. Supported Data Lanes and Clock Lane Per Single HSIO Bank

Table 2.  Interfaces per HSIO BankThe table shows the number of supported interfaces for the HSIO bank and HSIO sub-bank based on the D-PHY lanes configuration. For a HSIO bank with less than 96 pins, the maximum interface reduces.
Mode D-PHY Lanes Maximum Interfaces per HSIO Bank (96 IO)

Maximum Interface per HSIO sub-bank (48 IO)

Transmitter (TX) or Receiver (RX) 1 data + 1 clock 7 3
2 data + 1 clock 7 3
4 data + 1 clock 7 3
8 data + 1 clock 3 1

Agilex 3 device specification Z and the A3C025 package of Agilex 3 device specification Y do not support the MIPI D-PHY IP.