MIPI D-PHY IP User Guide: Agilex™ 3 and Agilex™ 5 FPGAs

ID 817561
Date 6/30/2025
Public
Document Table of Contents

1.1. MIPI D-PHY IP Features

  • Supports high-speed (HS) and low-power (LP) modes and allows direct interface with the D-PHY compliance component without external components.
  • Performs up to 3.5 Gbps for D-Series and E-Series device group A and up to 2.5 Gbps for E-Series device group B and Agilex™ 3 devices for high-speed (HS) mode for data traffic
  • Performs up to 20 MHz for low-power (LP) mode for control traffic.
  • Each HSIO bank supports up to a maximum of 7 interfaces.
  • Supports 1, 2, 4 or 8 data lanes per-interface, with one clock lane. The D-PHY lanes support only unidirectional operation.
  • Includes an AXI-Lite interface for register access.