Visible to Intel only — GUID: qun1659556142105
Ixiasoft
- 4.1.2. s0_axi4_clock_out for Agilex 7 M-Series External Memory Interfaces (EMIF) IP - DDR4 Component
- 4.3.2. s0_axi4_clock_out for Agilex 7 M-Series External Memory Interfaces (EMIF) IP - DDR5 Component
Visible to Intel only — GUID: qun1659556142105
Ixiasoft
6.4.4.1. One DIMM per Channel (1DPC) for UDIMM, RDIMM, and SODIMM DDR4 Topologies
The following figure illustrates the signal connection topology for a PTH type of connector for UDIMM and RDIMM topologies.

The following figure illustrates the signal connection topology for an SMT type of connector for UDIMM, RDIMM, and SODIMM topologies.

The following table provides specific routing guidelines for one DIMM per channel in UDIMM, RDIMM, and SODIMM topologies for all supported signals in the interface.
The following figure shows the RESET signal scheme and routing guideline for one DIMM per channel topologies.

The target impedance for the RESET signal is 50 ohms. The RESET signal shall have at least 3×h (where h stands for trace to nearest reference plane height or distance) spacing to other nearby signals on the same layer. The end-to-end RESET trace length is not limited but shall not exceed 5 inches.