External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide
Visible to Intel only — GUID: asn1668783704285
Ixiasoft
- 4.1.2. s0_axi4_clock_out for Agilex 7 M-Series External Memory Interfaces (EMIF) IP - DDR4 Component
- 4.3.2. s0_axi4_clock_out for Agilex 7 M-Series External Memory Interfaces (EMIF) IP - DDR5 Component
Visible to Intel only — GUID: asn1668783704285
Ixiasoft
8.2.1.3. Maximum Number of Interfaces
Unless otherwise noted, the calculation for the maximum number of interfaces is based on independent interfaces where the address or command pins are not shared.
Device | Package | 1ch x32 | 2ch x16 | 4ch x16 |
---|---|---|---|---|
AGMA032 / AGMA039 / AGMB032 / AGMB039 | R31B | 5 | 5 | 1 |
AGME032 / AGME039 / AGMF032 / AGMF039 / AGMG032 / AGMG039 / AGMH032 / AGMH039 | R47A | 8 | 8 | 4 |
AGMF032 / AGMF039 / AGMH032 / AGMH039 | R47B | 8 | 8 | 4 |
- 4ch x16 interface requires two adjacent IO96B banks located on the edge of the device.
Timing closure depends on device resource and routing utilization. For more information about timing closure, refer to the Area and Timing Optimization Techniques chapter in the Quartus® Prime Handbook.