External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide

ID 772538
Date 3/31/2025
Public

Visible to Intel only — GUID: asn1668783704285

Ixiasoft

Document Table of Contents

8.2.1.3. Maximum Number of Interfaces

The maximum number of interfaces supported for a given memory protocol varies, depending on the FPGA in use.

Unless otherwise noted, the calculation for the maximum number of interfaces is based on independent interfaces where the address or command pins are not shared.

Note: You may need to share PLL clock outputs depending on your clock network usage.
Table 219.  Maximum Number of LPDDR5 Interfaces
Device Package 1ch x32 2ch x16 4ch x16
AGMA032 / AGMA039 / AGMB032 / AGMB039 R31B 5 5 1
AGME032 / AGME039 / AGMF032 / AGMF039 / AGMG032 / AGMG039 / AGMH032 / AGMH039 R47A 8 8 4
AGMF032 / AGMF039 / AGMH032 / AGMH039 R47B 8 8 4
  • 4ch x16 interface requires two adjacent IO96B banks located on the edge of the device.

Timing closure depends on device resource and routing utilization. For more information about timing closure, refer to the Area and Timing Optimization Techniques chapter in the Quartus® Prime Handbook.