External Memory Interfaces Agilex™ 7 M-Series FPGA IP User Guide
Visible to Intel only — GUID: jyx1693102052106
Ixiasoft
- 4.1.2. s0_axi4_clock_out for Agilex 7 M-Series External Memory Interfaces (EMIF) IP - DDR4 Component
- 4.3.2. s0_axi4_clock_out for Agilex 7 M-Series External Memory Interfaces (EMIF) IP - DDR5 Component
Visible to Intel only — GUID: jyx1693102052106
Ixiasoft
7.4. DDR5 Board Design Guidelines
This PCB layout guideline covers various supported DDR5 topologies along with maximum supported data rate that you can use for a successful PCB design.
A successful PCB design requires not only following the topology and routing guidelines, but also meet PDN design requirements.
For related information, refer also to the Agilex™ 7 PDN design guidelines and the Agilex™ 7 high speed transceiver PCB design guidelines, available on the Intel website.
Section Content
PCB Stack-up and Design Considerations
General Design Considerations
DDR Differential Signals Routing
Ground Plane and Return Path
RDIMM, UDIMM, and SODIMM Break-in Layout Guidelines
DRAM Break-in Layout Guidelines
General Notes for EMIF Routing Guidelines Tables
DDR5 PCB Layout Guidelines
DDR5 RDIMM Power Management IC
DDR5 Simulation Strategy