1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® Stratix® 10 FPGA IP User Guide
                    
                        ID
                        683876
                    
                
                
                    Date
                    11/15/2021
                
                
                    Public
                
            
                
                    
                        1. About the 1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® FPGA IP Core
                    
                    
                
                    
                        2. Getting Started
                    
                    
                
                    
                    
                        3. Parameter Settings
                    
                
                    
                        4. Functional Description
                    
                    
                
                    
                        5. Configuration Registers
                    
                    
                
                    
                        6. Interface Signals
                    
                    
                
                    
                    
                        7. 1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® Stratix® 10 FPGA IP User Guide Archives
                    
                
                    
                    
                        A. Document Revision History for the 1G/2.5G/5G/10G Multi-rate Ethernet PHY Intel® Stratix® 10 FPGA IP User Guide
                    
                
            
        6.7. Transceiver Status and Reconfiguration Signals
| Signal Name | Direction | Width | Description | PHY Configurations | 
|---|---|---|---|---|
| rx_is_lockedtodata | Output | 1 | Asserted when the CDR is locked to the RX data. | All | 
| tx_cal_busy | Output | 1 | Asserted when TX calibration is in progress. | |
| rx_cal_busy | Output | 1 | Asserted when RX calibration is in progress. | |
| Transceiver reconfiguration signals | ||||
| reconfig_clk | Input | 1 | Reconfiguration signals connected to the reconfiguration block. The reconfig_clk signal provides the timing reference for this interface. | All | 
| reconfig_reset | Input | 1 | ||
| reconfig_address | Input | 11 | ||
| reconfig_write | Input | 1 | ||
| reconfig_read | Input | 1 | ||
| reconfig_writedata | Input | 32 | ||
| reconfig_readdata | Output | 32 | ||
| reconfig_waitrequest | Output | 1 | ||
   Related Information