F-Tile Architecture and PMA and FEC Direct PHY IP User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: ugf1616453581673
Ixiasoft
Visible to Intel only — GUID: ugf1616453581673
Ixiasoft
3. Implementing the F-Tile PMA/FEC Direct PHY Intel® FPGA IP
The following chapters describe implementation of the Agilex™ 7 F-tile physical (PHY) layer IP, PLLs, and clock networks. Refer to these chapters for implementation details of IP instantiation, connection, simulation, and tile placement for Agilex™ 7 F-tile designs.
Implementation of F-tile PMA/FEC PHY designs involves instantiation and connection of the following required and optional Intel® FPGA IP that is available in the Quartus® Prime IP catalog:
- F-Tile PMA/FEC Direct PHY Intel® FPGA IP (Required)
- F-Tile Reference and System PLL Clocks Intel® FPGA IP (Required)
- Implementing the F-Tile PMA/FEC Direct PHY Intel FPGA IP—describes function, parameters, and ports, bit mapping, core clocking, reset, and bonding of the IP.
- Implementing the F-Tile Reference and System PLL Clocks Intel FPGA IP—describes the function, parameters, and ports of the IP.
- F-Tile PMA/FEC Direct PHY Design Implementation—describes instantiation, connection, simulation, and tile interface planning using an example design.
Section Content
F-Tile PMA/FEC Direct PHY Intel FPGA IP Overview
Designing with F-Tile PMA/FEC Direct PHY Intel FPGA IP
Configuring the IP
Signal and Port Reference
Bit Mapping for PMA and FEC Mode PHY TX and RX Datapath
Clocking
Custom Cadence Generation Ports and Logic
Asserting Reset
Bonding Implementation
Independent Port Configurations
Configuration Registers
Configurable Quartus Prime Software Settings
Configuring the F-Tile PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
Hardware Configuration Using the Avalon Memory-Mapped Interface