1. MAX® 10 High-Speed LVDS I/O Overview
                    
                    
                
                    
                        2. MAX® 10 High-Speed LVDS Architecture and Features
                    
                    
                
                    
                        3. MAX® 10 LVDS Transmitter Design
                    
                    
                
                    
                        4. MAX® 10 LVDS Receiver Design
                    
                    
                
                    
                        5. MAX® 10 LVDS Transmitter and Receiver Design
                    
                    
                
                    
                        6. MAX® 10 High-Speed LVDS Board Design Considerations
                    
                    
                
                    
                        7. Soft LVDS Intel® FPGA IP Core References
                    
                    
                
                    
                    
                        8. MAX® 10 High-Speed LVDS I/O User Guide Archives
                    
                
                    
                    
                        9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
                    
                
            
        2.5. Differential I/O Pins in Low Speed Region
 Some of the differential I/O pins are located in the low speed region of the  MAX® 10 device. 
  
 
  - For each user I/O pin (excluding configuration pin) that you place in the low speed region, the Quartus® Prime software generates an informational warning message.
- Refer to the device pinout to identify the low speed I/O pins.
- Refer to the device datasheet for the performance information of these I/O pins.