MAX® 10 High-Speed LVDS I/O User Guide

ID 683760
Date 3/10/2025
Public

Visible to Intel only — GUID: sam1411097047351

Ixiasoft

Document Table of Contents

3.4.4. Guidelines: LVDS Channels PLL Placement

Each PLL in the MAX® 10 device can drive only the LVDS channels in I/O banks on the same edge as the PLL.
Table 7.  Examples of Usable PLL to Drive I/O Banks in MAX® 10 Devices
I/O Bank Edge Input refclk GCLK mux Usable PLL
Left Left Left Top left or bottom left
Bottom Bottom Bottom Bottom left or bottom right
Right Right Right Top right or bottom right
Top Top Top Top left or top right