Visible to Intel only — GUID: sam1411097047351
Ixiasoft
1. MAX® 10 High-Speed LVDS I/O Overview
2. MAX® 10 High-Speed LVDS Architecture and Features
3. MAX® 10 LVDS Transmitter Design
4. MAX® 10 LVDS Receiver Design
5. MAX® 10 LVDS Transmitter and Receiver Design
6. MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1411097047351
Ixiasoft
3.4.4. Guidelines: LVDS Channels PLL Placement
Each PLL in the MAX® 10 device can drive only the LVDS channels in I/O banks on the same edge as the PLL.
I/O Bank Edge | Input refclk | GCLK mux | Usable PLL |
---|---|---|---|
Left | Left | Left | Top left or bottom left |
Bottom | Bottom | Bottom | Bottom left or bottom right |
Right | Right | Right | Top right or bottom right |
Top | Top | Top | Top left or top right |