Visible to Intel only — GUID: sam1394435208308
Ixiasoft
1. MAX® 10 High-Speed LVDS I/O Overview
2. MAX® 10 High-Speed LVDS Architecture and Features
3. MAX® 10 LVDS Transmitter Design
4. MAX® 10 LVDS Receiver Design
5. MAX® 10 LVDS Transmitter and Receiver Design
6. MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1394435208308
Ixiasoft
5. MAX® 10 LVDS Transmitter and Receiver Design
You can implement mixed transmitter and receiver applications using the MAX® 10 LVDS solution. You can use the Soft LVDS IP core to instantiate soft SERDES circuitry. The soft SERDES circuitry works with the clocks and differential I/O pins to create high-speed differential transmitter and receiver circuits.
In a mixed transmitter and receiver implementation, the transmitter and receiver can share some FPGA resources.