MAX® 10 High-Speed LVDS I/O User Guide

ID 683760
Date 3/10/2025
Public

Visible to Intel only — GUID: sam1394434116664

Ixiasoft

Document Table of Contents

2. MAX® 10 High-Speed LVDS Architecture and Features

The MAX® 10 devices use registers and logic in the core fabric to implement LVDS input and output interfaces.
  • For LVDS transmitters and receivers, MAX® 10 devices use the double data rate I/O (DDIO) registers that reside in the I/O elements (IOE). This architecture improves performance with regards to the receiver input skew margin (RSKM) or transmitter channel-to-channel skew (TCCS).
  • For the LVDS serializer/deserializer (SERDES), MAX® 10 devices use logic elements (LE) registers.