Visible to Intel only — GUID: sam1394435487348
Ixiasoft
1. MAX® 10 High-Speed LVDS I/O Overview
2. MAX® 10 High-Speed LVDS Architecture and Features
3. MAX® 10 LVDS Transmitter Design
4. MAX® 10 LVDS Receiver Design
5. MAX® 10 LVDS Transmitter and Receiver Design
6. MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1394435487348
Ixiasoft
2.3. MAX® 10 High-Speed LVDS Circuitry
The LVDS solution uses the I/O elements and registers in the MAX® 10 devices. The Soft LVDS IP core implements the serializer and deserializer as soft SERDES blocks in the core logic.
The MAX® 10 devices do not contain dedicated serialization or deserialization circuitry:
- You can use I/O pins and core fabric to implement a high-speed differential interface in the device.
- The MAX® 10 solution uses shift registers, internal PLLs, and I/O elements to perform the serial-to-parallel and parallel-to-serial conversions of incoming and outgoing data.
- The Quartus® Prime software uses the parameter settings of the Soft LVDS IP core to automatically construct the differential SERDES in the core fabric.
Figure 2. Soft LVDS SERDESThis figure shows a transmitter and receiver block diagram for the soft LVDS SERDES circuitry with the interface signals of the transmitter and receiver data paths.
Related Information