MAX® 10 High-Speed LVDS I/O User Guide

ID 683760
Date 3/10/2025
Public

Visible to Intel only — GUID: sam1394604710612

Ixiasoft

Document Table of Contents

4.3.2.2. Guidelines: LVDS Receiver Timing Constraints

For receiver designs that uses the core logic to implement the SERDES circuits, you must set proper timing constraints.

For LVDS receiver data paths where the PLL operation is in source-synchronous compensation mode, the Quartus® Prime compiler automatically ensures that the associated delay chain settings are set correctly.

However, if the input clock and data at the receiver are not edge- or center-aligned, it may be necessary for you to set the timing constraints in the Quartus® Prime Timing Analyzer. The timing constraints specify the timing requirements necessary to ensure reliable data capture.