Visible to Intel only — GUID: sam1394438815503
Ixiasoft
1. MAX® 10 High-Speed LVDS I/O Overview
2. MAX® 10 High-Speed LVDS Architecture and Features
3. MAX® 10 LVDS Transmitter Design
4. MAX® 10 LVDS Receiver Design
5. MAX® 10 LVDS Transmitter and Receiver Design
6. MAX® 10 High-Speed LVDS Board Design Considerations
7. Soft LVDS Intel® FPGA IP Core References
8. MAX® 10 High-Speed LVDS I/O User Guide Archives
9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
Visible to Intel only — GUID: sam1394438815503
Ixiasoft
3.4.1. Soft LVDS IP Core in Transmitter Mode
In the Quartus® Prime software, you can design your high-speed transmitter interfaces using the Soft LVDS IP core. This IP core uses the resources optimally in the MAX® 10 devices to create the high-speed I/O interfaces.
- You can use the Soft LVDS parameter editor to customize your serializer based on your design requirements.
- The high-speed I/O interface created using the Soft LVDS IP core always sends the most significant bit (MSB) of your parallel data first.