1. MAX® 10 High-Speed LVDS I/O Overview
                    
                    
                
                    
                        2. MAX® 10 High-Speed LVDS Architecture and Features
                    
                    
                
                    
                        3. MAX® 10 LVDS Transmitter Design
                    
                    
                
                    
                        4. MAX® 10 LVDS Receiver Design
                    
                    
                
                    
                        5. MAX® 10 LVDS Transmitter and Receiver Design
                    
                    
                
                    
                        6. MAX® 10 High-Speed LVDS Board Design Considerations
                    
                    
                
                    
                        7. Soft LVDS Intel® FPGA IP Core References
                    
                    
                
                    
                    
                        8. MAX® 10 High-Speed LVDS I/O User Guide Archives
                    
                
                    
                    
                        9. Document Revision History for the MAX® 10 High-Speed LVDS I/O User Guide
                    
                
            
        3.3.4. Emulated RSDS, Emulated Mini-LVDS, and Emulated PPDS Transmitter External Termination
 The emulated RSDS, emulated mini-LVDS, or emulated PPDS transmitter requires a three-resistor external termination scheme. You can also use a single-resistor external termination for the emulated RSDS transmitter. 
  
 
  
    Figure 12. External Termination for Emulated RSDS, Emulated Mini-LVDS, or Emulated PPDS Transmitter
     
     
      
   
 
   
    Figure 13. Single-Resistor External Termination for Emulated RSDS Transmitter