1. MAX® 10 I/O Overview
                    
                    
                
                    
                        2. MAX® 10 I/O Architecture and Features
                    
                    
                
                    
                        3. MAX® 10 I/O Design Considerations
                    
                    
                
                    
                        4. MAX® 10 I/O Implementation Guides
                    
                    
                
                    
                        5. GPIO Lite Intel® FPGA IP References
                    
                    
                
                    
                    
                        6. MAX® 10 General Purpose I/O User Guide Archives
                    
                
                    
                    
                        7. Document Revision History for the MAX® 10 General Purpose I/O User Guide
                    
                
            
        
                                                
                                                
                                                    
                                                    
                                                        2.3.2.1. Programmable Open Drain
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.2. Programmable Bus Hold
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.3. Programmable Pull-Up Resistor
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.4. Programmable Current Strength
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.5. Programmable Output Slew Rate Control
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.6. Programmable IOE Delay
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.7. PCI Clamp Diode
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.8. Programmable Pre-Emphasis
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.9. Programmable Differential Output Voltage
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.10. Programmable Emulated Differential Output
                                                    
                                                    
                                                
                                                    
                                                    
                                                        2.3.2.11. Programmable Dynamic Power Down
                                                    
                                                    
                                                
                                            
                                        
                        
                        
                            
                            
                                3.1. Guidelines: VCCIO Range Considerations
                            
                        
                            
                            
                                3.2. Guidelines: Voltage-Referenced I/O Standards Restriction
                            
                        
                            
                            
                                3.3. Guidelines: Enable Clamp Diode for LVTTL/LVCMOS Input Buffers
                            
                        
                            
                            
                                3.4. Guidelines: Adhere to the LVDS I/O Restrictions Rules
                            
                        
                            
                            
                                3.5. Guidelines: I/O Restriction Rules
                            
                        
                            
                                3.6. Guidelines: Placement Restrictions for 1.0 V I/O Pin
                            
                            
                        
                            
                            
                                3.7. Guidelines: Analog-to-Digital Converter I/O Restriction
                            
                        
                            
                            
                                3.8. Guidelines: External Memory Interface I/O Restrictions
                            
                        
                            
                            
                                3.9. Guidelines: Dual-Purpose Configuration Pin
                            
                        
                            
                            
                                3.10. Guidelines: Clock and Data Input Signal for MAX® 10 E144 Package
                            
                        
                            
                            
                                3.11. Guidelines: MultiVolt Input for I/O Banks with 3.3 V, 3.0 V, 1.8 V, or 1.5 V VCCIO
                            
                        
                            
                            
                                3.12. Guidelines: LVTTL/LVCMOS I/O Utilization for MAX® 10 FPGA Package B610
                            
                        
                    
                2.2.3. MAX® 10 I/O Banks Locations
 The I/O banks are located at the periphery of the device.  
  
 
  For more details about the modular I/O banks available in each device package, refer to the relevant device pin-out file.
    Figure 3. I/O Banks for 10M02 Devices (Except Single Power Supply U324 Package)
     
     
      
      
     
 
     
   
 
   
    Figure 4. I/O Banks for 10M02 (Single Power Supply U324 Package), 10M04, and 10M08 (Except V81, M153, and U169 Packages) Devices
     
     
      
      
     
 
     
   
 
   
    Figure 5. I/O Banks for 10M08 V81, M153, and U169 Packages Devices
     
      
   
 
   
    Figure 6. I/O Banks for 10M16, 10M25 , 10M40, and 10M50 Devices