A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Installation and Licensing
2.2. Generating CPRI Intel® FPGA IP Core
2.3. CPRI Intel® FPGA IP File Structure
2.4. CPRI Intel® FPGA IP Core Parameters
2.5. Integrating Your Intel® FPGA IP Core in Your Design: Required External Blocks
2.6. Simulating Intel FPGA IP Cores
2.7. Understanding the Testbench
2.8. Running the Design Example
2.9. Compiling the Full Design and Programming the FPGA
2.5.1. Adding the Transceiver TX PLL IP Core
2.5.2. Adding the Reset Controller
2.5.3. Adding the Transceiver Reconfiguration Controller
2.5.4. Adding the Off-Chip Clean-Up PLL
2.5.5. Adding and Connecting the Single-Trip Delay Calibration Blocks
2.5.6. Transceiver PLL Calibration
2.5.7. Reference and System PLL Clock for your IP Design
3.1. Interfaces Overview
3.2. CPRI Intel® FPGA IP Core Clocking Structure
3.3. CPRI Intel® FPGA IP Core Reset Requirements
3.4. Start-Up Sequence Following Reset
3.5. AUX Interface
3.6. Direct IQ Interface
3.7. Ctrl_AxC Interface
3.8. Direct Vendor Specific Access Interface
3.9. Real-Time Vendor Specific Interface
3.10. Direct HDLC Serial Interface
3.11. Direct L1 Control and Status Interface
3.12. L1 Debug Interface
3.13. Media Independent Interface (MII) to External Ethernet Block
3.14. Gigabit Media Independent Interface (GMII) to External Ethernet Block
3.15. CPU Interface to CPRI Intel® FPGA IP Registers
3.16. Auto-Rate Negotiation
3.17. Extended Delay Measurement
3.18. Deterministic Latency and Delay Measurement and Calibration
3.19. CPRI Intel® FPGA IP Transceiver and Transceiver Management Interfaces
3.20. Testing Features
3.19.1. CPRI Link
3.19.2. Main Transceiver Clock and Reset Signals
3.19.3. Arria V, Arria V GZ, Cyclone V, and Stratix V Transceiver Reconfiguration Interface
3.19.4. Intel® Arria® 10, Intel® Stratix® 10, and Intel® Agilex™ Transceiver Reconfiguration Interface
3.19.5. RS-FEC Interface
3.19.6. Interface to the External Reset Controller
3.19.7. Interface to the External PLL
3.19.8. Transceiver Debug Interface
3.19.6. Interface to the External Reset Controller
Signal Name |
Direction |
Description |
---|---|---|
xcvr_tx_analogreset | Input |
Analog reset to transmitter from external reset controller. |
xcvr_tx_digitalreset | Input |
Digital reset to transmitter from external reset controller. |
xcvr_tx_cal_busy | Output |
Indicates to external reset controller that the transmitter is still busy with the calibration process. |
xcvr_rx_analogreset | Input |
Analog reset to receiver from external reset controller. |
xcvr_rx_digitalreset | Input |
Digital reset to receiver from external reset controller. |
xcvr_rx_cal_busy | Output |
Indicates to external reset controller that the receiver is still busy with the calibration process. |
xcvr_reset_tx_ready | Input |
Indicates the Tx reset controller reset sequence is completed. When this signal is asserted, the IP core begins a reset of the IP core Tx path. |
xcvr_reset_rx_ready | Input |
Indicates the Rx reset controller reset sequence is completed. When this signal is asserted, the IP core begins a reset of the IP core Rx path. |
xcvr_rx_analogreset_stat | Output |
This signal is only available in Intel® Stratix® 10 L-and H-tile device variations. |
xcvr_rx_digitalreset_stat | Output |
This signal is only available in Intel® Stratix® 10 L-and H-tile device variations. This signal needs to be connected to reset controllers. |
xcvr_tx_analogreset_stat | Output |
This signal is only available in Intel® Stratix® 10 L-and H-tile device variations. This signal needs to be connected to reset controllers. |
xcvr_tx_digitalreset_stat | Output |
This signal is only available in Intel® Stratix® 10 L-and H-tile device variations. This signal needs to be connected to reset controllers. |