Visible to Intel only — GUID: mwh1411073377825
Ixiasoft
1.1. Software and Hardware Requirements
1.2. Download and Install the Tutorial Design Files
1.3. Open the Tutorial Project
1.4. Creating Qsys Systems
1.5. Assemble a Hierarchical System
1.6. Viewing the Memory Tester System in Qsys
1.7. Compiling and Downloading Software to a Development Board
1.8. Debugging Your Design
1.9. Verifying Hardware in System Console
1.10. Simulating Custom Components
1.11. View a Diagram of the Completed System
1.4.1.1. Create a New Qsys System and Set up the Clock Source
1.4.1.2. Add a Pipeline Bridge
1.4.1.3. Add a Custom Pattern Generator
1.4.1.4. Add a PRBS Pattern Generator
1.4.1.5. Add a Two-to-One Streaming Multiplexer
1.4.1.6. Verify the Memory Address Map
1.4.1.7. Connect the Reset Signals
1.4.1.8. Save the System
1.4.2.1. Create a New Qsys System and Set Up the Clock Soource
1.4.2.2. Add a Pipeline Bridge
1.4.2.3. Add a Custom Pattern Checker
1.4.2.4. Add the PRBS Pattern Checker
1.4.2.5. Add a One-to-Two Streaming Demultiplexer
1.4.2.6. Verify the Memory Address Map
1.4.2.7. Connect the Reset Signals
1.4.2.8. Save the System
Visible to Intel only — GUID: mwh1411073377825
Ixiasoft
1.10.1.1. Create a New Qsys System for the Design Under Test
- In the Quartus II software, open the Quartus II Project File, qsys_sim_tutorial.qpf, from the \simulation_tutorial directory.
- In Qsys, click File > New System to create a new Qsys design.
- To remove the clock source, which is not needed for this design, right-click clk_0, and then click Remove.
- In the IP Catalog, select Custom Pattern Generator from the Memory Test Microcores group, and then click Add.
- In the parameter editor, click Finish to accept the default parameters.
- Rename the instance to pg to provide a short instance name for the pattern generator.