Double Data Rate I/O (ALTDDIO_IN, ALTDDIO_OUT, and ALTDDIO_BIDIR) IP Cores User Guide

ID 683148
Date 6/19/2017
Public
Document Table of Contents

1.8. ALTDDIO_OUT IP Core Signals

This figure shows the ports for the ALTDDIO_OUT IP core.
Figure 10. ALTDDIO_OUT Signals

These tables list the input and output ports for the ALTDDIO_OUT IP core.

Table 6.  ALTDDIO_OUT Input Ports
Name Required Description
datain_h[] Yes Input data for rising edge of outclock port. Input port WIDTH wide.
datain_l[] Yes Input data for falling edge of outclock port. Input port WIDTH wide.
outclock Yes Clock signal to register data output. dataout port outputs DDR data on each level of outclock signal.
outclocken No Clock enable for outclock port.
aclr No Asynchronous clear input. The aclr and aset ports cannot be connected at the same time.
aset No Asynchronous set input. The aclr and aset ports cannot be connected at the same time.
oe No Output enable for the dataout port. Active-high signal. You can add an inverter if you need an active-low oe.
sclr No Synchronous clear input. The sclr and sset ports cannot be connected at the same time. The sclr port is available for Arria®  GX, Stratix®  III, Stratix®  II, Stratix®  II GX, Stratix® , Stratix®  GX, HardCopy II, and HardCopy  Stratix® devices only.
sset No Synchronous set input. The sclr and sset ports cannot be connected at the same time. The sset port is available for Arria®  GX, Stratix®  III, Stratix®  II, Stratix®  II GX, Stratix® , Stratix®  GX, HardCopy II, and HardCopy  Stratix® devices only.
Table 7.  ALTDDIO_OUT Output Ports
Name Required Description
dataout[] Yes DDR output data port. Output port WIDTH wide. dataout port should directly feed an output pin in top-level design.
oe_out No Output enable for the bidirectional padio port. Output port [WIDTH–1..0] wide. This port is available for Stratix®  III and Cyclone®  III devices only.

Did you find the information on this page useful?

Characters remaining:

Feedback Message