GTS Ethernet Hard IP User Guide: Agilex™ 3 FPGAs and SoCs
ID
848477
Date
7/07/2025
Public
1. Overview
2. Install and License the GTS Ethernet Hard IP
3. Configure and Generate Ethernet Hard IP variant
4. Integrate GTS Ethernet Hard IP into Your Application
5. Simulate and Compile (MAC+PCS) Design Example
6. Simulate and Compile (MII PCS Only/PCS66 OTN/PCS66 FlexE) Design Example
7. Simulate and Compile SyncE Design Example
8. Simulate and Compile PTP1588 Design Example
9. Simulate and Compile (Dynamically Reconfigurable Ethernet Mode)
10. Simulate and Compile - Auto-Negotiation and Link Training
11. Troubleshoot and Diagnose Issues
12. Appendix A: Functional Description
13. Appendix B: Configuration Registers
14. Appendix C: Document Revision History for the GTS Ethernet Hard IP User Guide: Agilex 3 FPGAs and SoCs
4.1. Implement Required Clocking
4.2. Implement Required Resets
4.3. Connect the Status Interface
4.4. Connect the MAC Avalon Streaming Client Interface
4.5. Connect the MII PCS Only Client Interface
4.6. Connect the PCS66 Client Interface – FlexE and OTN
4.7. Connect the Precision Time Protocol Interface
4.8. Connect the Ethernet Hard IP Reconfiguration Interface
4.9. Connect the Auto-Negotiation and Link Training
4.10. Connect the Multirate Auto-Negotiation and Link Training
4.11. Connect the Dynamically Reconfigurable Ethernet Mode
4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
4.4.1.4. Assert the i_tx_error to Invalidate a Packet
4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
10.2. Multirate Auto-Negotiation and Link Training for Reconfigurable Mode AN/LT
The following table specifies the parameter settings used to generate a multirate Ethernet mode design example with reconfigurable mode AN/LT enabled.
Selected IP Parameter Settings | Value |
---|---|
Enable Auto-Negotiation and Link Training | On |
Simulation Options | |
Enable fast simulation | Off
Note: If using the multirate option for AN/LT, the fast simulation option does not support this configuration.
|
IP- General Options | |
Ethernet Operation Mode | Reconfigurable Mode (AN/LT) |
Client interface | MAC Avalon® ST |
MAC use case | 1 Port MAC |
PMA reference frequency | 156.25 MHz |
System PLL frequency | 322.265625 MHz |
Base_Profile > Port #0 IP Configuration | |
Ethernet Mode | 10G-1 |
FEC Mode | None |
Example Design | |
Select Design | Single Instance of IP core |
Example Design Files | |
Simulation | On |
Synthesis | On |
Generated HDL Format | |
Generated File Format | Verilog |
Target Development Kit | |
Select Board | None |
Select Device Initialization Clock | OSC_CLK_1_125MHz |
Selected IP Parameter Settings | Value |
---|---|
Enable Auto-Negotiation on reset | On |
Enable Link Training on reset | On |
Enable ECC Protection | Off |
Ethernet Mode | 10G-1 |
KR or CR mode | KR mode |
Number of Ports | 1 |
FEC Mode | None |
Link Fail Inhibit Time | 505 |
Enable AN/LT Debug Endpoint for Ethernet Toolkit | Off |
Enable Multirate AN/LT | On |
Enable fast simulation | Off |
Multirate Settings | |
Ethernet Rates | |
10GBASE-KR (A2) | On |
FEC Abilities | |
Advertise BASER-FEC Request | On |
Advertise BASER-FEC Ability | On |
Note:
The above AN/LT IP settings are automatically enabled based on the selections in the Ethernet IP. The current release of the Quartus® Prime Pro Edition software supports design example generation, simulation, and hardware validation for E-Series devices. D-Series devices support design example generation and simulation.
For more information about steps of how to generate a design example, refer to the Generate GTS EHIP Design Example.
Related Information