GTS Ethernet Hard IP User Guide: Agilex™ 3 FPGAs and SoCs
                    
                        ID
                        848477
                    
                
                
                    Date
                    7/07/2025
                
                
                    Public
                
            
                
                    
                        1. Overview
                    
                    
                
                    
                    
                        2. Install and License the GTS Ethernet Hard IP
                    
                
                    
                        3. Configure and Generate Ethernet Hard IP variant
                    
                    
                
                    
                        4. Integrate GTS Ethernet Hard IP into Your Application
                    
                    
                
                    
                        5. Simulate and Compile (MAC+PCS) Design Example
                    
                    
                
                    
                        6. Simulate and Compile (MII PCS Only/PCS66 OTN/PCS66 FlexE) Design Example
                    
                    
                
                    
                        7. Simulate and Compile SyncE Design Example
                    
                    
                
                    
                        8. Simulate and Compile PTP1588 Design Example
                    
                    
                
                    
                        9. Simulate and Compile (Dynamically Reconfigurable Ethernet Mode)
                    
                    
                
                    
                        10. Simulate and Compile - Auto-Negotiation and Link Training
                    
                    
                
                    
                        11. Troubleshoot and Diagnose Issues
                    
                    
                
                    
                        12. Appendix A: Functional Description
                    
                    
                
                    
                        13. Appendix B: Configuration Registers
                    
                    
                
                    
                    
                        14. Appendix C: Document Revision History for the GTS Ethernet Hard IP User Guide: Agilex 3 FPGAs and SoCs
                    
                
            
        
                        
                        
                            
                                4.1. Implement Required Clocking
                            
                            
                        
                            
                                4.2. Implement Required Resets
                            
                            
                        
                            
                                4.3. Connect the Status Interface
                            
                            
                        
                            
                                4.4. Connect the MAC Avalon Streaming Client Interface
                            
                            
                        
                            
                                4.5. Connect the MII PCS Only Client Interface
                            
                            
                        
                            
                                4.6. Connect the PCS66 Client Interface – FlexE and OTN
                            
                            
                        
                            
                                4.7. Connect the Precision Time Protocol Interface
                            
                            
                        
                            
                            
                                4.8. Connect the Ethernet Hard IP Reconfiguration Interface
                            
                        
                            
                            
                                4.9. Connect the Auto-Negotiation and Link Training
                            
                        
                            
                            
                                4.10. Connect the Multirate Auto-Negotiation and Link Training
                            
                        
                            
                            
                                4.11. Connect the Dynamically Reconfigurable Ethernet Mode
                            
                        
                    
                
                                                
                                                
                                                    
                                                    
                                                        4.4.1.1. Drive the Ethernet Packet to the TX MAC Avalon Streaming Client Interface with Disabled Preamble Passthrough
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.4.1.2. Drive the Ethernet Packet on the TX MAC Avalon Streaming Client Interface with Enabled Preamble Passthrough
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.4.1.3. Use i_tx_skip_crc to Control Source Address, PAD, and CRC Insertion
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.4.1.4. Assert the i_tx_error to Invalidate a Packet
                                                    
                                                    
                                                
                                            
                                        
                                                
                                                
                                                    
                                                    
                                                        4.4.2.1. Receive Ethernet Frame on the RX MAC Avalon Streaming Client Interface with Preamble Passthrough Disabled
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.4.2.2. Receive Ethernet Frame with Preamble Passthrough Enabled
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.4.2.3. Receive Ethernet Frame with Remove CRC bytes Disabled
                                                    
                                                    
                                                
                                                    
                                                    
                                                        4.4.2.4. Monitor Status and Errors on the RX MAC Avalon Streaming Client Interface
                                                    
                                                    
                                                
                                            
                                        3.5.1. Directory Structure
   The  GTS Ethernet Hard IP  core design example contains the following generated files. 
   
    
     
   
  
  
    Figure 11. Directory Structure for  GTS Ethernet Hard IP  Design ExampleThe <ethernet_mode> refers to the selected Ethernet mode in the IP tab of the IP parameter editor.
    
   
   | Directory/File | Description | 
|---|---|
| <design_example_dir>/hardware_test_design/intel_eth_gts_hw.qpf | Quartus® Prime project file. | 
| <design_example_dir>/hardware_test_design/intel_eth_gts_hw.qsf | Quartus® Prime setting file. | 
| <design_example_dir>/hardware_test_design/intel_eth_gts_hw.v | Design example top-level HDL. | 
| <design_example_dir>/hardware_test_design/intel_eth_gts_hw.sdc | Synopsys Design Constraints (SDC) file. | 
| <design_example_dir>/hardware_test_design/common | Hardware design example support files. | 
| <design_example_dir>/example_testbench/basic_avl_tb_top.sv | Testbench file | 
| <design_example_dir>/example_testbench/run_vcsmx.sh | Simulation script file for VCS* MX Simulator | 
| <design_example_dir>/example_testbench/run_vsim.do | Simulation script file for Questasim Simulator | 
| <design_example_dir>/example_testbench/run_xcelium.sh | Simulation script file for Xcelium* Simulator | 
| <design_example_dir>/example_testbench/run_rivierasim.do | Simulation script file for Riviera Simulator | 
| <design_example_dir>/hardware_test_design/hwtest/main_<eth_rate>.tcl | Hardware design example TCL file | 
| <design_example_dir>/hardware_test_design/support_logic | Support logic contains mr_top. 
         Note: Only applicable when the Dynamically Reconfigurable Ethernet mode is selected.
         | 
   The  Quartus® Prime software generates the design example files in the following folders: 
   
 - <design_example_dir>/ex_<datarate>: IP core files
- <design_example_dir>/example_testbench: simulation files for testbench
- <design_example_dir>/hardware_test_design: hardware test design files