Agilex™ 3 FPGAs and SoCs Device Data Sheet

ID 848370
Date 8/11/2025
Public
Document Table of Contents

MIPI D-PHY Performance

Table 55.   Agilex™ 3 FPGAs MIPI D-PHY Performance For specification status, see the Data Sheet Status table
Parameter Symbol Condition –6Speed Grade –7 Speed Grade Unit
Min Typ Max Min Typ Max
MIPI D-PHY transmitter or receiver High-speed interface, Hs Short reference, standard reference, or long reference 85 150 2,500 150 2,500 Mbps
Low-power interface, Lp 20 20 MHz
85 The long reference/standard reference/short reference is reference to the insertion loss condition from MIPI Alliance D-PHY specifications.