Agilex™ 3 FPGAs and SoCs Device Data Sheet

ID 848370
Date 8/11/2025
Public
Document Table of Contents

HPS Clock Performance

Table 63.  Maximum HPS Clock Frequencies For specification status, see the Data Sheet Status table
Performance VCCL_HPS (V)97 Cortex-A55 Core Frequency (MHz) DSU (DynamIQ Shared Unit) Frequency (MHz) (mpu_free_clk) L3 Frequency (MHz) (l3_main_free_clk) LPDDR4 Clock (MHz)
–6 speed grade Fixed: 0.78 800 533 400 Refer to the Memory Standards Supported table.
–7 speed grade Fixed: 0.75 800 533 400
97 VCCL_HPS refers to VCCL_HPS_CORE0_CORE1 for HPS Cortex-A55 core 0 and core 1 power rail