Agilex™ 3 FPGAs and SoCs Device Data Sheet

ID 848370
Date 8/11/2025
Public
Document Table of Contents

MIPI D-PHY I/O Standards Specifications

Table 39.   Agilex™ 3 FPGAs MIPI D-PHY Low-Power I/O Standards Specifications For specification status, see the Data Sheet Status table
I/O Standard Condition VCCIO_PIO (V) VIL (V) VIH (V) VOH (V) VOL (V)
Min Typ Max Min Max Min Max Min Typ Max Min Typ Max
DPHY Applicable for low power when the supported High-Speed data rate 150 Mbps to 2.5 Gbps 1.164 1.2 1.236 0.55 0.74 1.1 1.2 1.3 –0.05 0.05
Applicable for low power when the supported High-Speed data rate 150 Mbps to 2.5 Gbps 1.067 1.1 1.133 0.9553 1.153 1.253
Table 40.   Agilex™ 3 FPGAs MIPI D-PHY High-Speed I/O Standards Specifications For specification status, see the Data Sheet Status table
I/O Standard Condition VCCIO_PIO (V) VID (V) VICM(DC) (V) VOD(DC) (V) VOCM (V) VILHS (V) VIHHS (V)
Min Typ Max Min Max Min Typ Max Min Typ Max Min Typ Max Min Max
DPHY Data rate ≤ 1.5 Gbps 1.164 1.2 1.236 0.07 0.07 0.33 0.14 0.2 0.27 0.15 0.2 0.25 –0.04 0.46
Data rate > 1.5 Gbps to 2.5 Gbps 0.04
Data rate ≤ 1.5 Gbps 1.067 1.1 1.133 0.07
Data rate > 1.5 Gbps to 2.5 Gbps 0.04
53 Receivers compliant to D-PHY v2.1 and later supports a VIH compatible with VOH level regardless of the supported High-Speed data rate.