AN 999: Drive-on-Chip with Functional Safety Design Example: Agilex™ 7 Devices

ID 823627
Date 7/04/2024
Public

Visible to Intel only — GUID: kww1716297560994

Ixiasoft

Document Table of Contents

4.9. Registers

The Drive-on-Chip with Functional Safety Design Example for Agilex 7 devices contain many registers that you can set.
Table 17.  Speed Estimator Block Registers
Address Access Register
0x00 R/W

Control.

Bit 0 overspeed_error_reset. Writing 1 clears the overspeed bit in the status register. This bit is self-clearing.

Bit 1 quadrature_error_reset. Writing 1 clears the quadrature error bit in the status register. This bit is self-clearing.

Bit 31 sw_reset. Resets all registers in the safety function.

0x04 RO Clock frequency in Hz.
0x08 R/W Speed estimation frequency. Default to 4 kHz.
0x0C R/W Overspeed threshold (rpm). Speed at which the overspeed signal and register is asserted. Default is 3000 rpm.
0x10 RO

Status.

Bit 0 overspeed.

Bit 1 quadrature_error