GTS Ethernet Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 8/04/2025
Public
Document Table of Contents

4.7.5. Connect the PTP Status Interface

The PTP status interface indicates when the PTP timestamp logic is ready to use.

Table 45.  PTP Status Interface SignalsAll interface signals are asynchronous.
Signal Name Width Description
o_tx_ptp_offset_data_valid 1

TX PTP Offset Data is Valid

1: Indicates the following PTP offset data is ready to read from AVMM register:

  • ptp_tx_lane_calc_data_constdelay
  • ptp_tx_lane_calc_data_offset
  • ptp_tx_lane_calc_data_time
  • ptp_tx_lane_calc_data_wiredelay
o_rx_ptp_offset_data_valid 1

RX PTP Offset Data is Valid

1: Indicates the following PTP offset data is ready to read from AVMM register:

  • ptp_tx_lane_calc_data_constdelay
  • ptp_tx_lane_calc_data_offset
  • ptp_tx_lane_calc_data_time
  • ptp_tx_lane_calc_data_wiredelay
o_tx_ptp_ready 1

TX PTP Logic is ready for use

1: Indicates that PTP for TX data path is fully functional, TX Egress Timestamp is valid within supported accuracy range. User could send PTP packet to TX interface.

o_rx_ptp_ready 1

RX PTP Logic is ready for use

1: Indicates that PTP for RX data path is fully functional, RX Ingress Timestamp is valid within supported accuracy range.

Note: For the 2-port MAC with shared PTP in Agilex™ 5 D series device, the PTP status interface signals are suffixed with _p0 and _p1 to distinguish between the two ports.