GTS Ethernet Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 8/04/2025
Public
Document Table of Contents

4.11. Connect the Dynamically Reconfigurable Ethernet Mode

To create a GTS Ethernet Hard IP in Reconfiguration mode with Dynamic Reconfiguration Controller IP enabled, the following four components are required:
  • GTS Ethernet Hard IP
  • GTS Dynamic Reconfiguration Controller IP
  • System PLL IP, which generates a system clock for the Ethernet IP
  • Reset Sequencer IP

Refer to the GTS Dynamic Reconfiguration Controller IP User Guide for instructions on generating and configuring a dynamic reconfiguration design.

The following diagram illustrates the interconnection signals required for the GTS Ethernet Hard IP with Dynamic Reconfiguration Controller IP. After generating the four required components, connect them as depicted in the following diagram:

Figure 58.  GTS Dynamic Reconfiguration Controller IP
The following diagram specifies the signals positioned between the GTS EHIP Hard IP and the DR Controller IP:
Figure 59. Interface signals between the GTS EHIP Hard IP and the DR Controller IP
Table 52.  Interface signals positioned between the GTS EHIP Hard IP and the DR Controller IP
Multirate Top Name Direction of MR Top Name Dynamic Reconfiguration Controller IP name Description
i_dr_lavmm_addr_ch0 Input dr_ch0_lavmm_addr Address from DR controller to DR MUX within Multirate RIP
i_dr_lavmm_be_ch0 Input dr_ch0_lavmm_be Byte enable for HIP from DR controller
i_dr_lavmm_clk_ch0 Input i_reconfig_clk Clocks for CSRs to DR MUX
i_dr_lavmm_read_ch0 Input dr_ch0_lavmm_read Read enable for HIP from DR controller
i_dr_lavmm_rstn_ch0 Input dr_ch0_lavmm_rstn The clock gating signal towards HIP (not reset) is used to avoid glitches during startup.
i_dr_lavmm_wdata_ch0 Input dr_ch0_lavmm_wdata Write data from HIP
i_dr_lavmm_write_ch0 Input dr_ch0_lavmm_write Write enable for HIP from DR controller
i_src_pause_request_ch0 Input dr_src_pause_request Request pause to Channel SRC from DR controller
o_dr_lavmm_rdata_ch0 Output dr_ch0_lavmm_rdata Read data from HIP to DR controller
o_dr_lavmm_rdata_valid Output dr_ch0_lavmm_rdata_valid Read data valid from HIP to DR controller
o_dr_lavmm_waitreq_ch0 Output dr_ch0_lavmm_waitreq Wait request from Hard IP to DR controller
o_src_pause_grant_ch0 Output dr_src_pause_grant Pause granted by SRC to DR controller
one_hot_sel Input dr_one_hot_sel The one-hot selector indicates the current active profiles. It is used to select the currently active protocol IPs.