GTS Ethernet Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 8/04/2025
Public
Document Table of Contents

4.2.2.1. Requirements and Considerations for GTS Reset Sequencer IP

When designing, it is important to consider the total transceivers needed in the design and the location of the transceiver. Refer to GTS Transceiver Architecture section of GTS Transceiver Direct PHY User Guide.

Each side of the FPGA requires a GTS Reset Sequencer IP if the transceiver banks on that side are used in the design. The following diagram illustrates an example with two FPGA sides, each requiring a reset sequencer:
Figure 27. Example Use of Two Reset Sequencer IPs