GTS Ethernet Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 8/04/2025
Public

Visible to Intel only — GUID: sax1717659069882

Ixiasoft

Document Table of Contents

11.6. Compile the Design Example

To compile the hardware design example and configure it on your Agilex™ 5 device, follow these steps:
  1. Ensure hardware design example generation is complete.
  2. In the Quartus® Prime Pro Edition software, navigate to the Quartus® Prime project directory <design_example_dir>/hardware_test_design/intel_eth_gts.qpf.
  3. On the Processing menu, click Start Compilation.
  4. Confirm successful compilation by verifying that the IP generates the bitstream file (.sof) and meets the timing requirements.
  5. After successful compilation, a .sof file is available in <design_example_directory>/hardware_test_design/output_files.