GTS Ethernet Hard IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 817676
Date 8/04/2025
Public
Document Table of Contents

11.1. Auto-Negotiation and Link Training for General Ethernet Mode

The following table specifies the parameter settings used to generate a single-rate General Ethernet mode design example with AN/LT enabled.

Table 60.  IP Parameter Settings for GTS Ethernet Hard IP Table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
Enable Auto-Negotiation and Link Training On
Simulation Options
Enable fast simulation Off
IP- General Options
Ethernet Operation Mode Ethernet General
Client interface MAC Avalon® ST
PMA reference frequency 156.25 MHz
System PLL frequency 322.265625 MHz
Base_Profile > Port #0 IP Configuration
Ethernet Mode 10G-1
FEC Mode

None

Example Design
Select Design Single Instance of IP core
Example Design Files
Simulation On
Synthesis On
Generated HDL Format
Generated File Format Verilog
Target Development Kit
Select Board None
Select Device Initialization Clock OSC_CLK_1_125MHz
Table 61.  Selected IP Parameter Settings for GTS Auto-Negotiation and Link Training for Ethernet Table specifies parameter settings used to generate this design example.
Selected IP Parameter Settings Value
Enable Auto-Negotiation on reset On
Enable Link Training on reset On
Enable ECC Protection Off
Ethernet Mode 10G-1
KR or CR mode KR mode
   
Number of Ports 1
FEC Mode None
Link Fail Inhibit Time 505
Enable AN/LT Debug Endpoint for Ethernet Toolkit Off
Enable Multirate AN/LT Off
Enable fast simulation Off
Note: The above AN/LT IP settings are automatically enabled based on the selections in the Ethernet IP.