Visible to Intel only — GUID: eed1699468685872
Ixiasoft
5.1. Clock Signals
5.2. Reset Signals
5.3. TX MII Interface (64b/66b)
5.4. RX MII Interface (64b/66b)
5.5. Status Interface for 64b/66b Line Rate
5.6. TX Interface (8b/10b)
5.7. RX Interface (8b/10b)
5.8. Status Interface for 8b/10b Line Rate
5.9. Serial Interface
5.10. CPRI PHY Reconfiguration Interface
5.11. Datapath and PMA Avalon Memory-Mapped Interface
Visible to Intel only — GUID: eed1699468685872
Ixiasoft
1.2. Overview
The GTS CPRI PHY Intel® FPGA IP block diagram shows the main blocks, and internal and external connections for each variant.
Figure 1. IP Block Diagram
- The soft reset controller implements the reset sequence of the IP core.
- The IP variation with 1.2288, 2.4576, 3.072, and 4.9152 Gbps CPRI line rate include 8b/10b soft PCS.
- The IP variations that target CPRI line rates of 10.1376 Gbps use 64b/66b hard PCS within the GTS.
-
It supports latency measurement for delay calculation between the FPGA pins to the core.