GTS CPRI PHY Intel® FPGA IP User Guide

ID 814577
Date 3/31/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1.2. Overview

The GTS CPRI PHY Intel® FPGA IP block diagram shows the main blocks, and internal and external connections for each variant.
Figure 1. IP Block Diagram
  • The soft reset controller implements the reset sequence of the IP core.
  • The IP variation with 1.2288, 2.4576, 3.072, and 4.9152 Gbps CPRI line rate include 8b/10b soft PCS.
  • The IP variations that target CPRI line rates of 10.1376 Gbps use 64b/66b hard PCS within the GTS.
  • It supports latency measurement for delay calculation between the FPGA pins to the core.