Visible to Intel only — GUID: cdj1689073193167
Ixiasoft
1. About the MIPI CSI-2 Intel® FPGA IP
2. MIPI CSI-2 Intel® FPGA IP Interface Overview
3. MIPI CSI-2 Intel® FPGA IP Parameters
4. Designing with the MIPI CSI-2 Intel® FPGA IP
5. MIPI CSI-2 Intel® FPGA IP Block Descriptions
6. Registers
7. Document Revision History for MIPI CSI-2 Intel® FPGA IP User Guide
2.3.1. Receiver PHY Protocol Interface (PPI) Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Streaming Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PHY-Protocol Interface (PPI) Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: cdj1689073193167
Ixiasoft
1. About the MIPI CSI-2 Intel® FPGA IP
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.1 |
IP Version 1.1.0 |
The MIPI Camera Serial Interface 2 (MIPI CSI-2) Intel® FPGA IP is a high-speed protocol IP for transmission of video images from image sensors to application processors. This IP core is designed to be compatible with the MIPI D-PHY Intel® FPGA IP.