MIPI CSI-2 Intel® FPGA IP User Guide

ID 813926
Date 4/26/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1. MIPI CSI-2 Intel® FPGA IP Clocks

Table 6.  MIPI CSI-2 Intel® FPGA IP Clocks
Clock Description
axi4s_clk AXI4-Streaming video clock. This is used for AXI4-Streaming video interfacing and processing as well as Control and Status registers.
rx_word_clk_hs_ck High-Speed Receive Word Clock – clock lane. This is used to synchronize signals in the high-speed receive clock domain.
rx_word_clk_hs_d<lane> High-Speed Receive Word Clock – data lanes. This is used to synchronize signals in the high-speed receive clock domain.
tx_word_clk_hs_ck High-Speed Transmit Word Clock – clock lane. This is used to synchronize signals in the high-speed transmit clock domain.
tx_word_clk_hs_d<lane> High-Speed Transmit Word Clock – data lanes. This is used to synchronize signals in the high-speed transmit clock domain.