Visible to Intel only — GUID: gvs1689142949979
Ixiasoft
1. About the MIPI CSI-2 Intel® FPGA IP
2. MIPI CSI-2 Intel® FPGA IP Interface Overview
3. MIPI CSI-2 Intel® FPGA IP Parameters
4. Designing with the MIPI CSI-2 Intel® FPGA IP
5. MIPI CSI-2 Intel® FPGA IP Block Descriptions
6. Registers
7. Document Revision History for MIPI CSI-2 Intel® FPGA IP User Guide
2.3.1. Receiver PHY Protocol Interface (PPI) Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Streaming Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PHY-Protocol Interface (PPI) Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: gvs1689142949979
Ixiasoft
2.1. MIPI CSI-2 Intel® FPGA IP Clocks
Clock | Description |
---|---|
axi4s_clk | AXI4-Streaming video clock. This is used for AXI4-Streaming video interfacing and processing as well as Control and Status registers. |
rx_word_clk_hs_ck | High-Speed Receive Word Clock – clock lane. This is used to synchronize signals in the high-speed receive clock domain. |
rx_word_clk_hs_d<lane> | High-Speed Receive Word Clock – data lanes. This is used to synchronize signals in the high-speed receive clock domain. |
tx_word_clk_hs_ck | High-Speed Transmit Word Clock – clock lane. This is used to synchronize signals in the high-speed transmit clock domain. |
tx_word_clk_hs_d<lane> | High-Speed Transmit Word Clock – data lanes. This is used to synchronize signals in the high-speed transmit clock domain. |