Visible to Intel only — GUID: wkg1689073371542
Ixiasoft
1. About the MIPI CSI-2 Intel® FPGA IP
2. MIPI CSI-2 Intel® FPGA IP Interface Overview
3. MIPI CSI-2 Intel® FPGA IP Parameters
4. Designing with the MIPI CSI-2 Intel® FPGA IP
5. MIPI CSI-2 Intel® FPGA IP Block Descriptions
6. Registers
7. Document Revision History for MIPI CSI-2 Intel® FPGA IP User Guide
2.3.1. Receiver PHY Protocol Interface (PPI) Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Streaming Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PHY-Protocol Interface (PPI) Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: wkg1689073371542
Ixiasoft
1.3. Recommended Speed Grades
The following table shows the recommended speed grade when axi4s_clk is configured to run at certain clock frequencies. To calculate the required clock frequency, refer to the Transmitter Clock Requirements section.
Clock Name | Clock Frequency | Recommended Speed Grades |
---|---|---|
axi4s_clk | >250 | -5 |
≤250 | -6 |