Visible to Intel only — GUID: cmg1689073253210
Ixiasoft
1. About the MIPI CSI-2 Intel® FPGA IP
2. MIPI CSI-2 Intel® FPGA IP Interface Overview
3. MIPI CSI-2 Intel® FPGA IP Parameters
4. Designing with the MIPI CSI-2 Intel® FPGA IP
5. MIPI CSI-2 Intel® FPGA IP Block Descriptions
6. Registers
7. Document Revision History for MIPI CSI-2 Intel® FPGA IP User Guide
2.3.1. Receiver PHY Protocol Interface (PPI) Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Streaming Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PHY-Protocol Interface (PPI) Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: cmg1689073253210
Ixiasoft
1.1. MIPI CSI-2 Intel® FPGA IP Features
- MIPI CSI-2 Protocol Layer (Transmitter and Receiver)
- Support for 1, 2, 4, and 8 D-PHY lanes
- Support for 1, 2, and 4 pixels in parallel
- Support for data formats RAW6, RAW7, RAW8, RAW10, RAW12, RAW14, RAW16, RAW20, RAW24, RGB444, RGB555, RGB565, RGB666, RGB888, YUV420 8-bit, 10-bit and 8-bit legacy modes, and YUV422 8-bit and 10-bit (YUV modes supported in Receiver mode only in Quartus® Prime Pro Edition 24.1)
- Avalon® memory-mapped interface for memory access
- AMBA AXI4-Stream interface for video data streaming
- MIPI PHY-Protocol Interface (PPI) compatible with Intel MIPI D-PHY IP
- Passthrough mode for RX-to-TX bridging applications, bypassing pixel decode/encode