2.3.1. Receiver PPI Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Stream Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PPI Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
1.2. Device Family Support for MIPI CSI-2 IP
The following terms define IP support levels for IP device families and state the level of support available in the current release:
- Advance support—the IP is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (datapath width, burst depth, I/O standards tradeoffs).
- Preliminary support—the IP is verified with preliminary timing models for this device family. The IP meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.
- Final support—the IP is verified with final timing models for this device family. The IP meets all functional and timing requirements for the device family and can be used in production designs.
Device Family | Support Level |
---|---|
Agilex™ 3 | Advance |
Agilex™ 5 D-series | Advance |
Agilex™ 5 E-series | Preliminary |
Other device families | No support |