Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: dfi1724916396931
Ixiasoft
Visible to Intel only — GUID: dfi1724916396931
Ixiasoft
4.3.3. Reset Scheme
Upon power-up, reset the design example (i_rst_n, i_tx_rst_n, and i_rx_rst_n) and wait for o_rst_ack_n, o_tx_rst_ack_n, and o_rx_rst_ack_n signals to get asserted to de-assert the resets. Asserting these signals resets all channels and their components.
Reset sequencing logic handles the resets to MAC and PHY by considering the input i_rst_n, i_tx_rst_n, and i_rx_rst_n as well as tx_ready and rx_ready status signals from PHY.
Bit | ISSP |
---|---|
0 | i_rx_rst_n |
1 | i_tx_rst_n |
2 | i_rst_n |
3 | reconfig_reset |