Low Latency Ethernet 10G MAC Intel® FPGA IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813665
Date 4/07/2025
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2. Hardware and Software Requirements

Altera uses the following hardware and software to test the design example:

  • Quartus® Prime Pro Edition software
  • QuestaSim* , VCS* MX, Xcelium* , and Riviera-PRO* simulators
  • For hardware testing:
    • Agilex™ 5 FPGA E-Series 065B Premium Development Kit (ES1) (A5ED065BB32AE6SR0)
    • QSFP28 loopback module on bank 1A
Note: Hardware support for Agilex™ 3 devices is currently not available in the Quartus® Prime Pro Edition Software.